subject

Consider an 8K x 8K SRAM. An 8K x 8K SRAM has 64K(=65536) memory cells and 8 output lines. In the particular SRAM under discussion, 7 address bits go to the row decoder and 6 address bits go to the column decoder. Bit lines are precharged to VDD=1.2V before each read operation. A read operation is complete when the bit line has discharged by 0.1V. A memory cell can provide 1.0mA of pull-down current to discharge the bit line.(a) Word line resistance is 100 Ω per memory cell. What formula was used to calculate this resistance?(b) Word line capacitance is 6fF per memory cell. What formula was used to calculate this capacitance?(c) Bit line capacitance is 2fF per memory cell. What formula was used to calculate this capacitance?(d) Calculate the access time (row delay + column delay) for this SRAM.(e) Describe the operation and design of the word line decoder and the bit line decoder.

ansver
Answers: 3

Another question on Computers and Technology

question
Computers and Technology, 22.06.2019 00:30
At an open or uncontrolled intersection, yield if a. your road is paved and the crossroad is not b. the cross road is paved and yours is not c. you have two or more passengers in your vehicle d. you did not yield in the last intersection
Answers: 1
question
Computers and Technology, 22.06.2019 06:00
What role do chromosomes play in inheritance?
Answers: 1
question
Computers and Technology, 24.06.2019 06:30
Me and category do i put them in because this is science
Answers: 1
question
Computers and Technology, 24.06.2019 22:30
To include a watermark or page border on a word document, you will first need to navigate to the tab. file home insert design
Answers: 1
You know the right answer?
Consider an 8K x 8K SRAM. An 8K x 8K SRAM has 64K(=65536) memory cells and 8 output lines. In the pa...
Questions
question
Biology, 03.12.2019 08:31
question
Social Studies, 03.12.2019 08:31
Questions on the website: 13722363