subject

Assume the elements in the MIPS single-cycle datapath and control have the following delays in picoseconds (ignore the delay time through the Control Unit). Element Parameter Delay (ps)
PC clock-to-Q tpcq_PC 30
Multiplexer tmux 25
ALU TALU 200
Data and Instruction
Memory (read or write) tmem 250
Register file (read
or write) TRF 150
Plus 4 Adder tadd4 70
Shift-left 2 tshift 10
Sign-extend tsext 15
For each of the following two instructions, what is the total time in ps needed from the moment the clock edge triggers the PC to read the instruction address until the data is ready to be written to its destination (register file or data memory) right before the next clock edge?
Note: This is not the Tcas in the lecture and hence no need to consider the setup time of the register file or the data memory.
i. add $t1, $t2, $t3
ii. sw $t0, 32($s3)

ansver
Answers: 2

Another question on Computers and Technology

question
Computers and Technology, 22.06.2019 19:10
What a backup plan that you have created in a event you encounter a situation
Answers: 2
question
Computers and Technology, 23.06.2019 22:30
Jamie has to enter the names, employee id’s, and income of a group of employees into a worksheet. which option will jamie use to describe the data
Answers: 3
question
Computers and Technology, 24.06.2019 00:30
Which boolean operator enables you to exclude a search term? a} not b} and c} or d} plus
Answers: 1
question
Computers and Technology, 24.06.2019 18:20
Use a while-end loop in a script file to calculate the sum of the first n terms of the series: summation sign on the top n bottom k=1 : )^k * k^2 +5k)/3^k show the script file and the two results of n = 10 and n = 20.
Answers: 2
You know the right answer?
Assume the elements in the MIPS single-cycle datapath and control have the following delays in picos...
Questions
question
English, 10.12.2019 00:31
question
Mathematics, 10.12.2019 00:31
Questions on the website: 13722363